# EECS 370 Midterm Exam Winter 2021

This exam is presented with modifications.

This exam was originally released through gradescope in a virtual semester. Some comments have been added to reflect modifications for a paper exam.

#### Question 1: True/false and multiple choice

#### 11 of these were randomly selected.

- 1. A struct with a nested struct is (always/sometimes/never) aligned with the size of the largest nested struct
- 2. Symbolic addresses must be resolved during the linking process (True/False)
- 3. Using big endian or small endian will alter which bytes of memory get loaded into a register (True/False)
- 4. Single cycle programs (always/sometimes/never) have a lower CPI than a multi cycle program
- 5. sw instructions (always/sometimes/never) require a read from memory
- 6. Registers in ARM are byte-addressable (True/False)
- 7. main() (always/sometimes/never) needs to use a caller-save
- 8. Increasing the number of registers in LC2K would (definitely would/might/definitely would not) limit the number of possible instructions
- 9. You can use global labels with a jalr instruction (True/False)
- 10. CISC processors are (always/sometimes/never) faster than RISC processors
- 11. A valid LC2K program (one that could successfully execute to completion on your 1s simulator) needs to have a "halt" instruction in its assembly code (True/False)
- 12. Using callee save is the best way to minimize loads/stores in a program (True/False)
- 13. It is important to check the contents of a register before doing a callee save (True/False)
- 14. For an individual save, a caller save (always/sometimes/never) uses less assembly instructions than a callee save
- 15. IEEE floating point numbers and 2's complement numbers handle negative values in the same way (True/False)
- 16. In general, a LEGv8 program requires fewer memory accesses than a LC2K program executing the same actions (True/False)
- 17. It is (always/sometimes/never) possible to compile a valid LC2K program into C
- 18. Global variables are sometimes stored on the stack while the program is running (True/False)
- 19. Multi-cycle data paths always have faster hardware than single cycle data paths (True/False)
- 20. ARM assembly code can be written and run on a 32-bit system (True/False)

- 21. Multi cycle programs (always/sometimes/never) have a lower CPI than a single cycle program
- 22. IEEE floating point numbers and 2's complement numbers handle negative values in different ways (True/False)
- 23. It is (always/sometimes/never) possible to deconstruct a C program into LC2K
- 24. Multi-cycle data paths sometimes have faster hardware than single cycle data paths (True/False)
- 25. Using caller save is the best way to minimize loads/stores in a program (True/False)
- 26. RISC processors are (always/sometimes/never) faster than CISC processors

#### **Question 2: Memory Alignment (Version A)**

```
float weiser; 8 1000-1007
long ugli; 8 1008-1015
char mojo; 1 1016-1016
struct {

short *duderstadt;
int bursley;
char | stamps; | 1032-1035
} north; | 1040-1039 (16) | 1036-1036.
char* *ross[3];

michigan; | 1040-1047
| 1000-1061 | 1048-1055
| 1048-1055
| 1048-1055
```

| Variable   | Size (bytes) | Start Address<br>(Decimal) | End Address<br>(Decimal) |
|------------|--------------|----------------------------|--------------------------|
| weiser     | 8            | 1000                       | (007                     |
| ugli       | 8            |                            | ,                        |
| mojo       | 1            |                            |                          |
| duderstadt | 8            |                            |                          |
| bursley    | 4            |                            |                          |
| stamps     | /            |                            |                          |
| north      | 16           |                            |                          |
| ross       | 24           |                            |                          |
| michigan   | 64           | 1000                       | 1063                     |

# **Question 2: Memory Alignment (Version B)**

```
struct {
    char weiser;
    long ugli;
    float mojo;
    struct {
        short duderstadt;
        char *bursley;
        int stamps;
    } north;
    char *ross[3];
} michigan;
```

| Variable   | Size (bytes) | Start Address<br>(Decimal) | End Address<br>(Decimal) |
|------------|--------------|----------------------------|--------------------------|
| weiser     |              |                            |                          |
| ugli       |              |                            |                          |
| mojo       |              |                            |                          |
| duderstadt |              |                            |                          |
| bursley    |              |                            |                          |
| stamps     |              |                            |                          |
| north      |              |                            |                          |
| ross       |              |                            |                          |
| michigan   |              |                            |                          |

# **Question 2: Memory Alignment (Version C)**

```
struct {
    float weiser;
    struct {
        short *duderstadt;
        int bursley;
        char stamps;
    } north;
    long ugli;
    char mojo;
    char *ross[3];
} michigan;
```

| Variable   | Size (bytes) | Start Address<br>(Decimal) | End Address<br>(Decimal) |
|------------|--------------|----------------------------|--------------------------|
| weiser     |              |                            |                          |
| duderstadt |              |                            |                          |
| bursley    |              |                            |                          |
| stamps     |              |                            |                          |
| north      |              |                            |                          |
| ugli       |              |                            |                          |
| mojo       |              |                            |                          |
| ross       |              |                            |                          |
| michigan   |              |                            |                          |

# **Question 2: Memory Alignment (Version D)**

```
struct {
    char weiser;
    struct {
        short duderstadt;
        char *bursley;
        int stamps;
    } north;
    long ugli;
    float mojo;
    char *ross[3];
} michigan;
```

| Variable   | Size (bytes) | Start Address<br>(Decimal) | End Address<br>(Decimal) |
|------------|--------------|----------------------------|--------------------------|
| weiser     |              |                            |                          |
| duderstadt |              |                            |                          |
| bursley    |              |                            |                          |
| stamps     |              |                            |                          |
| north      |              |                            |                          |
| ugli       |              |                            |                          |
| mojo       |              |                            |                          |
| ross       |              |                            |                          |
| michigan   |              |                            |                          |

# **Question 2: Memory Alignment (Version E)**

```
struct {
    long weiser;
    float ugli;
    char mojo;
    struct {
        short *duderstadt;
        char bursley;
        int stamps;
    } north;
    char *ross[3];
} michigan;
```

| Variable   | Size (bytes) | Start Address<br>(Decimal) | End Address<br>(Decimal) |
|------------|--------------|----------------------------|--------------------------|
| weiser     |              |                            |                          |
| ugli       |              |                            |                          |
| mojo       |              |                            |                          |
| duderstadt |              |                            |                          |
| bursley    |              |                            |                          |
| stamps     |              |                            |                          |
| north      |              |                            |                          |
| ross       |              |                            |                          |
| michigan   |              |                            |                          |

#### **Question 3: Assembling and Linking**

a) Fill in the rest of the symbol and relocation tables for the following two C files. Note that not all entries in the tables below may be used.

```
eecs370.c
                                                            crabster.c
typedef struct exam {
                                              #include "string.h"
                                         1
                                              #include "stdlib.h"
                                         2
 int umid;
 char* answers;
                                         3
                                         4
  int score;
                                              typedef struct exam {
} exam_t;
                                         5
                                                int umid;
                                                char* answers;
                                         6
extern void GradeSub(exam_t* sub);
                                         7
                                                int score;
char* key;
                                         8
                                              } exam_t;
extern int overdraft_fee;
                                         9
                                              #define MERCY 80
                                         10
void GradeAll(exam_t all[],
                                              extern char* key;
                                         11
   int num_subs) {
                                         12
                                         13
                                              void GradeSub(exam_t* sub) {
 for(int i=0; i < num_subs; ++i) {</pre>
                                         14
                                                sub->score = 0;
   GradeSub(&all[i]);
                                         15
      BL BL
                                         16
                                                static int pinch_count = 0;
    if(all[i].score < 0) {</pre>
                                                int crab_factor = rand() % 100;
                                         17
      all[i].score -= overdraft_fee;
                                         18
                                         19
                                                // (\/) (',,,') (\/)
                          LDUR-
 }
                                         20
                                                if(crab_factor > MERCY) {
}
                                         21
                                                  sub->answers[0] = '\0';
                                         22
                                                  sub->score -= crab_factor - 90;
                                                  pinch_count++; LDUR & StuR
                                         23
                                         24
                                         25
                                                if(!strcmp(sub->answers, key)) {
                                         26
                                                  sub->score = 100;
                                         27
                                         28
                                                }
                                         29
                                              }
```

#### eecs370.o Symbol Table

#### crabster.o Symbol Table

| Symbol | Type (T/D/U) | Symbol | Type (T/D/U) |
|--------|--------------|--------|--------------|
|        |              |        |              |
|        |              |        |              |
|        |              |        |              |
|        |              |        |              |
|        |              |        |              |
|        |              |        |              |
|        |              |        |              |

#### eecs370.o Relocation Table

#### crabster.o Relocation Table

| Line | Instruction<br>(LDUR, STUR, BL) | Symbol | Line | Instruction<br>(LDUR, STUR, BL) | Symbol |
|------|---------------------------------|--------|------|---------------------------------|--------|
|      |                                 |        |      |                                 |        |
|      |                                 |        |      |                                 |        |
|      |                                 |        |      |                                 |        |
|      |                                 |        |      |                                 |        |
|      |                                 |        |      |                                 |        |
|      |                                 |        |      |                                 |        |
|      |                                 |        |      |                                 |        |

**True or False** A linker can successfully produce an executable with only eecs370.c and crabster as inputs.

#### **Question 4: Callee and Caller**

```
void foo(void) {
    int r1 = 2, r2 = 0, r3 = 0;
    int r4 = 5;
    printf("This is a print statement\n");
    r2 = r1 + r3 + r4;
    bar();
    for(; r2 != 0; r2--) {
        printf("This is a while loop");
    }
    r4 = r3;
   bar();
}
void bar(void) {
    int r5 = 0, r6 = 0;
    for(; r5 < 5; r5++) {
        printf("This is a for loop\n");
    }
}
```

Consider the above C code. Assume all variables are mapped to registers of the same name.

A. If all of the registers were **caller saved**, how many load/store instruction pairs would be **executed** by the program for the variables **r2**, **r3**, **r4**, **r5** and **r6** if foo is called once? Assume the only analysis the compiler can perform is liveness analysis.

| Register | # of Load/Store Instruction Pairs |
|----------|-----------------------------------|
| r1       | 1                                 |
| r2       |                                   |
| r3       |                                   |
| r4       |                                   |
| r5       |                                   |
| r6       |                                   |

B. Now consider the case where all registers are **callee saved**. How many total load/store instruction pairs will be **executed** if foo is called once in this case?

| # of Load/Store Pairs Executed: |  |
|---------------------------------|--|
|                                 |  |

C. Minimize the number of load/store instructions that need to be executed by assigning each register to be either caller or callee saved.

| Register | Caller or Callee |
|----------|------------------|
| r1       |                  |
| r2       |                  |
| r3       |                  |
| r4       |                  |
| r5       |                  |
| r6       |                  |

#### **Question 5: C-to-ARM and the SODA370 factory**

The SODA370 factory produces soda packs with a multiple of four soda cans in each pack. However, some packing machines are starting to malfunction, making some soda packs contain a number of soda cans not divisible by four. Someone has written a quality check function below in C to check how many soda packs contain incorrect amounts of soda cans. Convert part of this function into ARM.

Assume x0 contains the starting address of data[]. The function quality\_check returns the amount of bad soda packs in register x2.

| С                                                                                                                                                                                                                                                                                                                    |                                          | ARM                                                                    |                                             |         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------|---------------------------------------------|---------|
| <pre>struct soda_pack {     char pack_id[4]; //4B     int64_t num_cans; /8B };  int64_t quality_check(struct soda_pack data[]) {     int32_t bad_packs = 0;     for(int32_t i = 0; i &lt; 256; i++) {         if(data[i].num_cans % 4)!= 0) {             bad_packs++;         }     }     return bad_packs; }</pre> | Ioop:  CM B A LD AND CM B. bad: AD good: | NVI X2, NVI X3, NPI X3, SL X4, NVI X5, NUR X6, NPI X7, NPI X7, EQ good | #0x00<br>#0x00<br>#256.<br>X4,<br>X6,<br>#0 | #4 2 48 |
|                                                                                                                                                                                                                                                                                                                      | B end:                                   | loop                                                                   |                                             |         |

<sup>\*</sup>Other versions compared i with 1204, 255, 127, and 300.

Some other versions did a modulus with 8 instead of 4 to check packs not divisible by 8.

#### Question 6: Single Cycle/Multi Cycle/Pipeline Performance (Version A)

Below are the delays for each component considered in the LC2K single and multicycle datapaths discussed in lecture:

Memory Read: 12 ns Memory Write: ? Read Register: 6 ns Write Register: ?

ALU: ?

All Other Operations: 0 ns

Assume the following delays for the instructions given below. Calculate the missing ALU operation, write register and memory write delay.

lw: 49 ns sw: 43 ns add: 37 ns beg: 28 ns

Write register, ALU, memory write

| ALU:            |  |
|-----------------|--|
| Write Register: |  |
| Memory Write: _ |  |

What is the minimum clock period for the Multi Cycle processor? \_\_\_\_\_

What are possible ways to decrease the Single Cycle processor clock period taking in consideration all instructions? (Select all that apply)

- 1. Decrease memory write delay
- 2. Decrease memory read delay
- 3. Decrease ALU operation delay
- 4. Increase write register delay
- 5. Decrease read register delay

Independently changing which of the following component delays from the delays given above would result in the SW instruction having a longer critical path delay than LW? (Select all that apply)

Memory Read: 4 ns
 Read Register: 9 ns
 Memory Write: 31 ns
 Memory Read: 15 ns

5. ALU: 2 ns

A program executes 10,000 instructions with the following instruction composition. Calculate the execution time of the program under the Single Cycle and Multi Cycle datapaths.

Assume the following clock periods:

Single Cycle: 141 ns Multi Cycle: 59 ns

| Opcode | Percent of Instructions Executed |
|--------|----------------------------------|
| ADD    | 11%                              |
| NOR    | 9%                               |
| LW     | 23%                              |
| SW     | 21%                              |
| BEQ    | 22%                              |
| NOOP   | 14%                              |

| Single Cycle: |  |
|---------------|--|
|               |  |
| Multi Cycle:  |  |

#### **Question 6: Single Cycle/Multi Cycle Performance (Version B)**

Below are the delays for each component considered in the LC2K single and multicycle datapaths discussed in lecture:

Memory Read: 22 ns Memory Write: ? Read Register: 10 ns Write Register: ?

ALU: ?

All Other Operations: 0 ns

Assume the following delays for the instructions given below. Calculate the missing ALU operation, write register and memory write delay.

lw: 88 ns sw: 102 ns add: 66 ns beq: 47 ns

Write register, ALU, memory write

| ALU:            |  |
|-----------------|--|
| Write Register: |  |
| Memory Write: _ |  |

What is the minimum clock period for the Multi Cycle processor? \_\_\_\_\_

What are possible ways to decrease the Single Cycle processor clock period taking in consideration all instructions? (Select all that apply)

- 1. Decrease memory write delay
- 2. Decrease memory read delay
- 3. Decrease ALU operation delay
- 4. Increase write register delay
- 5. Decrease read register delay

Independently changing which of the following component delays from the delays given above would result in the SW instruction having a longer critical path delay than LW? (Select all that apply)

Memory Read: 4 ns
 Read Register: 9 ns
 Memory Write: 40 ns
 Memory Read: 31 ns

5. ALU: 2 ns

A different program executes 10000 instructions with the following instruction composition. Calculate the execution time of the program under the Single Cycle and Multi Cycle datapaths.

Assume the following clock periods:

Single Cycle: 156 ns Multi Cycle: 43 ns

| Opcode | Percent of Instructions Executed |
|--------|----------------------------------|
| ADD    | 17%                              |
| NOR    | 13%                              |
| LW     | 28%                              |
| SW     | 29%                              |
| BEQ    | 4%                               |
| NOOP   | 9%                               |

| Single Cycle: |  |
|---------------|--|
| Multi Cycle:  |  |

# Question 6: Single Cycle/Multi Cycle/Pipeline Performance (Version C) Below are the delays for each component considered in the LC2K single and multicycle datapaths discussed in lecture:

ALU:?

All Other Operations: 0 ns

Assume the following delays for the instructions given below. Calculate the missing ALU operation, write register and memory write delay.

lw: 91 ns sw: 86 ns add: 77 ns beq: 66 ns

#### Write register, ALU, memory write

| ALU:            |  |
|-----------------|--|
| Write Register: |  |
| Memory Write:   |  |

What is the minimum clock period for the Multi Cycle processor? \_\_\_\_\_

What are possible ways to decrease the Single Cycle processor clock period taking in consideration all instructions? (Select all that apply)

- 1. Decrease ALU operation delay
- 2. Decrease memory write delay
- 3. Decrease memory read delay
- 4. Increase write register delay
- 5. Decrease read register delay

Independently changing which of the following component delays from the delays given above would result in the SW instruction having a longer critical path delay than LW? (Select all that apply)

Memory Read: 10 ns
 Read Register: 9 ns
 Memory Read: 15 ns

4. ALU: 29 ns

5. Memory Write: 31 ns

A different program executes 10000 instructions with the following instruction composition. Calculate the execution time of the program under the Single Cycle and Multi Cycle datapaths.

Assume the following clock periods:

Single Cycle: 199 ns Multi Cycle: 45 ns

| Opcode | Percent of Instructions Executed |
|--------|----------------------------------|
| ADD    | 36%                              |
| NOR    | 2%                               |
| LW     | 31%                              |
| SW     | 20%                              |
| BEQ    | 2%                               |
| NOOP   | 9%                               |

| Single Cycle: _ |  |
|-----------------|--|
|                 |  |
| Multi Cycle:    |  |

# Question 6: Single Cycle/Multi Cycle/Pipeline Performance (Version D) Below are the delays for each component considered in the LC2K single and multicycle datapaths discussed in lecture:

ALU:?

All Other Operations: 0 ns

Assume the following delays for the instructions given below. Calculate the missing ALU operation, write register and memory write delay.

| lw: 1 | 10  | ns |
|-------|-----|----|
| sw: 1 | 127 | ns |
| add:  | 89  | ns |
| beq:  | 58  | ns |

#### Write register, ALU, memory write

| ALU:            |  |
|-----------------|--|
| Write Register: |  |
| Memory Write:   |  |

What is the minimum clock period for the Multi Cycle processor? \_\_\_\_\_

What are possible ways to decrease the Single Cycle processor clock period taking in consideration all instructions? (Select all that apply)

- 1. Increase write register delay
- 2. Decrease read register delay
- 3. Decrease memory write delay
- 4. Decrease ALU operation delay
- 5. Decrease memory read delay

Independently changing which of the following component delays from the delays given above would result in the SW instruction having a longer critical path delay than LW? (Select all that apply)

Memory Read: 28 ns
 Read Register: 9 ns
 Memory Read: 35 ns

4. ALU: 2 ns

5. Memory Write: 50 ns

A different program executes 10000 instructions with the following instruction composition. Calculate the execution time of the program under the Single Cycle and Multi Cycle datapaths.

Assume the following clock periods:

Single Cycle: 123 ns Multi Cycle: 61 ns

| Opcode | Percent of Instructions Executed |
|--------|----------------------------------|
| ADD    | 18%                              |
| NOR    | 9%                               |
| LW     | 24%                              |
| SW     | 10%                              |
| BEQ    | 32%                              |
| NOOP   | 7%                               |

| Single Cycle: |  |
|---------------|--|
|               |  |
| Multi Cycle:  |  |

# Question 6: Single Cycle/Multi Cycle/Pipeline Performance (Version E) Below are the delays for each component considered in the LC2K single and multicycle datapaths discussed in lecture:

ALU:?

All Other Operations: 0 ns

Assume the following delays for the instructions given below. Calculate the missing ALU operation, write register and memory write delay.

| lw: 1 | 19 ו | ns |
|-------|------|----|
| sw: 1 | 18   | ns |
| add:  | 96   | ns |
| beq:  | 66   | ns |

#### Write register, ALU, memory write

| ALU:              |  |
|-------------------|--|
| Write Register: _ |  |
| Memory Write: _   |  |

What is the minimum clock period for the Multi Cycle processor? \_\_\_\_\_

What are possible ways to decrease the Single Cycle processor clock period taking in consideration all instructions? (Select all that apply)

- 1. Decrease memory read delay
- 2. Decrease ALU operation delay
- 3. Decrease read register delay
- 4. Increase write register delay
- 5. Decrease memory write delay

Independently changing which of the following component delays from the delays given above would result in the SW instruction having a longer critical path delay than LW? (Select all that apply)

Read Register: 43 ns
 Memory Write: 61 ns
 Memory Read: 14 ns
 Memory Read: 20 ns

5. ALU: 22 ns

A different program executes 10000 instructions with the following instruction composition. Calculate the execution time of the program under the Single Cycle and Multi Cycle datapaths.

Assume the following clock periods:

Single Cycle: 189 ns Multi Cycle: 33 ns

| Opcode | Percent of Instructions Executed |
|--------|----------------------------------|
| ADD    | 32%                              |
| NOR    | 9%                               |
| LW     | 13%                              |
| SW     | 32%                              |
| BEQ    | 3%                               |
| NOOP   | 11%                              |

| Single Cycle: |  |
|---------------|--|
| Multi Cycle:  |  |

#### **Question 7: New ISA**

To improve on LC2K, we've developed a new, modern ISA called the LCJINX with 12 opcodes and 16 registers. Unfortunately, since our design team got lazy, we can still only support 16 bit signed immediate values. (note: Jinx definitely did not write this question)

There are four types of instructions:

- J-type instructions take in three operands, which are all registers.
- I-type instructions take in three operands, where two are registers and the last is an immediate value.
- N-type instructions take in no operands.
- X-type instructions take in four operands, where all four operands are registers.
- 1) What is the minimum word size of the LCJINX? Round your answer up to the nearest byte. (3 points)

Assume the LCJINX is word-addressable, with a word size of 8 bytes. The instructions for the LCJINX are as follows:

| Instruction            | Туре | Opcode | Description                                                                                                                                                                                                                                                                                              |  |  |
|------------------------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| add rA rB rD           | J    | 0x0    | Adds the values in registers A and B and stores the result to register D (destination).                                                                                                                                                                                                                  |  |  |
| nand rA rB rD          | J    | 0x1    | Takes the bitwise NAND of the values in registers A and B and stores the result to register D (destination).                                                                                                                                                                                             |  |  |
| addi rA, rD, imm       | I    | 0x2    | Adds the value in register A with the immediate value and stores the result to register D (destination).                                                                                                                                                                                                 |  |  |
| sft rA, rB, imm        | I    | 0x3    | Takes the value in register A and shifts it by the number of bits specified by <i>imm</i> . If <i>imm</i> is positive, then the value is shifted to the right by <i>imm</i> bits. If <i>ir</i> is negative, the value is shifted to the left by   <i>imm</i>   but The result is stored into register B. |  |  |
| ld rA, rB, imm         | I    | 0x4    | Loads the value in memory at address (value of register A + immediate value) to register B.                                                                                                                                                                                                              |  |  |
| str rA, rB, imm        | I    | 0x5    | Stores the value in register B to memory address (value of register A + immediate value).                                                                                                                                                                                                                |  |  |
| beq rA, rB, imm        | I    | 0x6    | If the values in rA and rB are the same, then branch to PC = <i>imm</i> . (note: different from LC2K's beq!)                                                                                                                                                                                             |  |  |
| blt rA, rB, imm        | I    | 0x7    | No, not the sandwich. If the value in register A is less than (<) the value in register B, then branch to PC = imm.                                                                                                                                                                                      |  |  |
| meow                   | N    | 0x8    | Equivalent to LC2K's <i>noop</i> instruction. Does nothing.                                                                                                                                                                                                                                              |  |  |
| halt                   | N    | 0x9    | Equivalent to LC2K's <i>halt</i> instruction. Halts the program.                                                                                                                                                                                                                                         |  |  |
| cmov rA, rB, rC,<br>rD | Х    | 0xA    | If the values of register A and register B are equal, set the value of register C to be the value in register D.                                                                                                                                                                                         |  |  |
| beqlr rA, rB, rC, rD   | Х    | 0xB    | If the values of register A and register B are equal, store the current PC+1 into register D and branch to the value in register C. This is similar to LC2K's <i>jalr</i> instruction.                                                                                                                   |  |  |

For backwards compatibility and ease of use, the *.fill* directive works exactly the same as LC2K. Labels have a maximum length of 12 characters, for the optimal programmer experience (or as much as you can get while writing in assembly). All symbolic addresses resolve to the memory address of that label. Assume all registers start with the value 0.

J-type instructions are encoded as follows:

bits 35-32: opcode bits 31-28: register A bits 27-24: register B bits 23-4: unused (all 0) bits 3-0: register D

I-type instructions are encoded as follows:

bits 35-32: opcode bits 31-28: register A bits 27-24: register B bits 23-16: unused (all 0) bits 15-0: 16-bit immediate

N-type instructions are encoded as follows:

bits 35-32: opcode bits 31-0: unused (all 0)

X-type instructions are encoded as follows:

bits 35-32: opcode bits 31-28: register A bits 27-24: register B bits 23-20: register C bits 19-16: register D bits 15-0: unused (all 0)

2) Complete the machine code translation of the LCJINX code shown below. Express your answers in hex.

Assuming all registers start as 0 at the beginning of the program, what is the value in register 5? (7 points, 4.5 for MC and 2.5 for register)

| LCJ1N | NX Ass | embly |    |   |  |  | Machine Code |
|-------|--------|-------|----|---|--|--|--------------|
| addi  | 1      | 1     | 16 |   |  |  | 0x211000010  |
| sft   | 1      | 2     | 3  |   |  |  | 0x312000003  |
| nand  | 0      | 0     | 3  |   |  |  | 0x100000003  |
| add   | 2      | 3     | 4  |   |  |  | 0 x          |
| sft   | 4      | 4     | -4 |   |  |  | 0 x          |
| cmov  | 1      | 4     | 5  | 3 |  |  | 0 x          |
| halt  |        |       |    |   |  |  | 0x900000000  |

3) Your team has decided to use the 370-developed J1 chip to run LCJINX, and you're now tasked with a program to run binary search in a sorted array. Your teammates had a working prototype, but a sleep- and caffeine-deprived programmer accidentally deleted a few lines of code. Help restore the program below based on the comments. (10 points)

```
ld
                0
                      14
                            searchAddr
           beqlr0
                            14
                                 15
                                       // call binary search function
           halt
           meow
searchFunc add
                      0
                                       // 1 = 0
                0
                            1
                      2
                            arraySize // r = array size
           ld
                0
           ld
                0
                      9
                            target
                                       // load target
                                       // if l == r, not found
loop
                1
                            nofind
           beq
                                       // find m = (l+r) / 2 (2 lines)
                                       // store m into reg 3
                                       // load array[m] into reg 5
                                             // if array[m] == target
           beq
                                       // handle inequalities
                                       // else
                                       // else
                      3
                            13
                                       // return m in reg 13
equal
           add
                0
           beq
                0
                      0
                            done
                                       // done!
                                       // inequality case 1
                                             // inequality case 1
                                       // return
done
           beglr 0
                      0
                            15
                                 14
nofind
                                       // load return value with -1
                                       // return
                      0
                                 14
           beglr 0
                            15
searchAddr .fill searchFunc
arraySize .fill 8
           .fill 7
target
arrayAddr
           .fill array
           .fill 1
array
           .fill 3
           .fill 4
           .fill 7
           .fill 10
           .fill 12
           .fill 13
           .fill 16
```

### **Question 8: Multi-cycle Datapath Design**

Points: \_\_\_/20

Consider a new LC2K I-type instruction:

The goal of this instruction is to facilitate strided accumulation of the data in the memory. Execution semantics of this instruction is as follows:



a) You have been asked to change the LC2K multi-cycle datapath to support the new instruction. We can **only modify the MUXes** (and add any necessary connections to them). Note that none of the MUXes should have more than four inputs to them. Describe your changes to datapath below. (accmems **should take 5 cycles or less** to complete) (5pts)

|                   | Example:                                             |                                                                     |         |                                                                                  |                    |
|-------------------|------------------------------------------------------|---------------------------------------------------------------------|---------|----------------------------------------------------------------------------------|--------------------|
|                   | MUX_exampl                                           | e1:                                                                 |         | MUX_example2:                                                                    |                    |
|                   | DATA_REG a                                           | idded to input 10.                                                  |         | NA // Leave blank or typ                                                         | e NA if unchanged. |
| •                 | MUX_addr:                                            |                                                                     |         | MUX_dest:                                                                        |                    |
| •                 | MUX_rdata:                                           |                                                                     |         | MUX_alu1:                                                                        | _                  |
| •                 | MUX_alu2                                             |                                                                     |         |                                                                                  | _                  |
| operati<br>change | ions for each<br>es to the multion<br>ay not need to | cycle. Provide an icycle state. Assume [dangle fill all the blanks. | nformal | -path in five or fewer c<br>description (few words)<br>stores the value read fro | followed by exact  |
|                   | Cycle 1: Fetch                                       |                                                                     | 4 100   |                                                                                  |                    |
|                   |                                                      | [Instruction_Reg] = M<br>[ALU_Result] = PC                          |         |                                                                                  |                    |
|                   | Cycle 2: Decc                                        |                                                                     | , T I   |                                                                                  |                    |
|                   | 0,000 L. D000                                        | [PC] = [ALU_Result] Read register values                            |         |                                                                                  |                    |
|                   | Cycle 3:                                             | · ·                                                                 |         |                                                                                  |                    |
|                   |                                                      | <del></del>                                                         | =       |                                                                                  | -                  |
|                   | Cycle 4:                                             |                                                                     | =       |                                                                                  | -                  |
|                   |                                                      |                                                                     | =       |                                                                                  | -                  |
|                   | Cycle5:                                              |                                                                     | =       |                                                                                  | -                  |
|                   | -                                                    |                                                                     | =       |                                                                                  | -                  |
|                   |                                                      |                                                                     | _       |                                                                                  |                    |

c) Write the control signals for all the cycles needed for the "accmems" instruction on the modified datapath after your connections have been added. (5 pts)

You can assume the following things:

- All connections added to any mux are added at the bottom of the mux
- The select bits for extended muxes may need to be increased from the original mux

| PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR<br>(en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(write en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU<br>(op) |
|------------|---------------|-------------|--------------|------------|---------------|----------------|-------------------|---------------|---------------|-------------|
| 0          | 0             | 1           | 0            | 1          | Х             | Х              | 0                 | 0             | 01            | 0           |
| 1          | Х             | 0           | Х            | 0          | Х             | Х              | 0                 | Х             | XX            | Х           |
|            |               |             |              |            |               |                |                   |               |               |             |
|            |               |             |              |            |               |                |                   |               |               |             |
|            |               |             |              |            |               |                |                   |               |               |             |
|            |               |             |              |            |               |                |                   |               |               |             |
|            |               |             |              |            |               |                |                   |               |               |             |

#### **Question 9: C to LC2K**

This question was removed from the final version of the exam, but has been available in practice exams since.

Convert C code to LC2K by filling the blanks.
 Note this does not follow the standard LC2K ABI:
 reg2 has the start address of arr.
 reg4 is the input real of find\_number.
 reg5 is the stack pointer.

| С                                  |       |       |    |               | LC2K   | 1094: 4 (10cm) |
|------------------------------------|-------|-------|----|---------------|--------|----------------|
| struct number{                     | main. | as    |    |               |        |                |
| int real;                          |       | lw    | 0  | 2             | orr    |                |
| int imagine;                       |       | lw    | 0  | 3             | size   |                |
| }                                  |       | lw    | 0  | 6             | neg1   |                |
|                                    |       | lw    | 0  | 4             | real   | size: size-1   |
| struct number arr[5];              |       | add   | 3  | 6             | 3      | 2116:2156-1    |
|                                    |       | lw    | 0  | <u>6</u><br>1 | -Touch |                |
| extern int find number(struct      |       | jalr  | 6  | 1             | 1-00-  |                |
| number arr[], int idx, int real)   |       | halt  | 7  |               |        |                |
| 1- u                               | arr   | .fill | Z  | rray          |        |                |
| int main(){                        | size  | .fill | 5  | _             |        |                |
| <pre>find number(arr, 4, 3);</pre> | neg1  | .fill | -1 |               |        |                |
| _                                  | real  | .fill | 3  |               |        |                |
|                                    | Array | .fill | 3  |               |        |                |
| •                                  |       | .fill | 3  | 3             |        |                |
|                                    |       | .fill | 2  | 2             |        |                |
|                                    |       | .fill | 3  | 3             |        |                |
|                                    |       | .fill |    | 3             |        |                |
|                                    |       | .fill |    |               |        |                |
|                                    |       | .fill | 8  | 3             |        |                |
|                                    |       | .fill |    |               |        |                |
|                                    |       | .fill |    |               |        |                |
|                                    |       | .fill | (  |               |        |                |

| С                                                                                                                                                                                                                                                                                         | LC2K                        |                                                       |           |                      |                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------|-----------|----------------------|------------------------------------------------------------------------------------------------|
| <pre>struct number{    int real; {    int imagine; {    int find_number(struct number arr[], int idx,    int real) {    if (arr[idx].real == real) {       return idx;    }    else if(idx == 0) {       return -1;    }    else{       return find_number(arr, idx-1, real)    } }</pre> | Func                        | add add lw beq lw add lw sw add jalr lw add lw beq lw |           | <u>-</u> 2           | 7 //step1: arr[idx] 7 //step2: arr[idx] 0 //step3: arr[idx]  neg1 3  one Stack 5  neg1 5 Stack |
|                                                                                                                                                                                                                                                                                           | ret<br>Faddr<br>neg1<br>one | ja                                                    | lr<br>.11 | -<br>Func<br>-1<br>1 | _                                                                                              |

2. What is register 3 used for? (select all apply)

A. return address

B. idx

C. arr

D. real

E. Stack pointer

F. return\_value

G. temporary register

3. Which register has the return address? Is this register a caller save register or a callee save register? (select all apply)

A. r1

B. r2

C. r3

D. r4

E. r5

F. r6

G. r7

H. Caller save register

I. Callee save register

4. What is the value that find number returns?

2